

October 2006

# FHP3130, FHP3230, FHP3430 Single, Dual, and Quad, High-Speed, 2.7V to 12V, Rail-to-Rail Amplifiers

### Features at ±5V

- 2.5mA supply current per amplifier
- 0.008%/0.01° differential gain/phase
- 10MHz 0.1dB bandwidth
- Output voltage range at  $R_L = 150\Omega$ : -4.8V to 4.8V
- Input includes negative rail
- 110V/µs slew rate
- ±100mA output current
- 17nV/√Hz input voltage noise
- >100dB PSRR, CMRR, and open-loop gain
- FHP3130 improved replacement for KM4100
- FHP3230 improved replacement for KM4200
- FHP3130 lead-free package options (SOT23-5, SOIC-8)
- FHP3230 lead-free package options (MSOP-8, SOIC-8)
- FHP3430 lead-free package options (TSSOP-14, SOIC-14)
- RoHS compliant
- Fully specified at +3V, +5V, and ±5V supplies

# **Applications**

- A/D driver
- Active filters
- CCD imaging systems
- CD/DVD ROM
- Coaxial cable drivers
- Portable/battery-powered applications
- Twisted-pair driver
- Video driver

### **Description**

The FHP3130 (single), FHP3230 (dual), and FHP3430 (quad) are low-cost, high-performance, voltage feedback amplifiers that consume only 2.5mA of supply current per channel, while providing  $\pm 100$ mA of output current. These amplifiers are designed to operate from 2.7V to 12V ( $\pm 6$ V) supplies. The common mode voltage range includes the negative rail and the output provides rail-to-rail performance.

The FHP3130, FHP3230, and FHP3430 are designed on a complimentary bipolar process and provide 170MHz of bandwidth and 110V/µs of slew rate at a supply voltage of ±5V. The combination of low power, rail-to-rail performance, low-voltage operation, and tiny package options make these amplifiers well suited for use in many general-purpose, high-speed applications.

These amplifiers also provide excellent video specifications. They offer extremely low differential gain and phase (0.008%/0.01°) and 0.1dB gain flatness to 10MHz for superb standard definition video performance. Their output drive capability effortlessly supports four video loads.



# **Ordering Information**

| •              |          |         |                                |                     |
|----------------|----------|---------|--------------------------------|---------------------|
| Part Number    | Package  | Pb-Free | Operating<br>Temperature Range | Packaging<br>Method |
| FHP3130IS5X    | SOT23-5  | Yes     | -40°C to +85°C                 | Reel                |
| FHP3130IM8X    | SOIC-8   | Yes     | -40°C to +85°C                 | Reel                |
| FHP3230IMU8X   | MSOP-8   | Yes     | -40°C to +85°C                 | Reel                |
| FHP3230IM8X    | SOIC-8   | Yes     | -40°C to +85°C                 | Reel                |
| FHP3430IMTC14X | TSSOP-14 | Yes     | -40°C to +85°C                 | Reel                |
| FHP3430IM14X   | SOIC-14  | Yes     | -40°C to +85°C                 | Reel                |

Moisture sensitivity level for all parts is MSL-1.

# **Typical Application - YC Video Line Driver**



# **Pin Configurations**

### FHP3230 SOIC/MSOP



### FHP3130 SOT23



FHP3130 SOIC



### FHP3430 SOIC/TSSOP



# **Pin Assignments**

|      | FHP3230 |                           |  |  |  |
|------|---------|---------------------------|--|--|--|
| Pin# | Name    | Description               |  |  |  |
| 1    | OUT1    | Output, channel 1         |  |  |  |
| 2    | -IN1    | Negative Input, channel 1 |  |  |  |
| 3    | +IN1    | Positive Input, channel 1 |  |  |  |
| 4    | -Vs     | Negative supply           |  |  |  |
| 5    | +IN2    | Positive Input, channel 2 |  |  |  |
| 6    | -IN2    | Negative Input, channel 2 |  |  |  |
| 7    | OUT2    | Output, channel 2         |  |  |  |
| 8    | +Vs     | Positive supply           |  |  |  |

|                   | FHP3130 |                 |  |  |  |
|-------------------|---------|-----------------|--|--|--|
| Pin #<br>SOT/SOIC | Name    | Description     |  |  |  |
| 1/6               | OUT     | Output          |  |  |  |
| 2/4               | -Vs     | Negative supply |  |  |  |
| 3/3               | +IN     | Positive Input  |  |  |  |
| 4/2               | -IN     | Negative Input  |  |  |  |
| 5/7               | +Vs     | Positive supply |  |  |  |
| na / 1, 5, 8      | NC      | No Connect      |  |  |  |

|      | FHP3430 |                           |  |  |  |
|------|---------|---------------------------|--|--|--|
| Pin# | Name    | Description               |  |  |  |
| 1    | OUT1    | Output, channel 1         |  |  |  |
| 2    | -IN1    | Negative Input, channel 1 |  |  |  |
| 3    | +IN1    | Positive Input, channel 1 |  |  |  |
| 4    | +Vs     | Positive supply           |  |  |  |
| 5    | +IN2    | Positive Input, channel 2 |  |  |  |
| 6    | -IN2    | Negative Input, channel 2 |  |  |  |
| 7    | OUT2    | Output, channel 2         |  |  |  |
| 8    | OUT3    | Output, channel 3         |  |  |  |
| 9    | -IN3    | Negative Input, channel 3 |  |  |  |
| 10   | +IN3    | Positive Input, channel 3 |  |  |  |
| 11   | -Vs     | Negative supply           |  |  |  |
| 12   | +IN4    | Positive Input, channel 4 |  |  |  |
| 13   | -IN4    | Negative Input, channel 4 |  |  |  |
| 14   | OUT4    | Output, channel 4         |  |  |  |

# **Absolute Maximum Ratings**

The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table defines the conditions for actual device operation.

| Parameter           | Min.                  | Max.                  | Unit |
|---------------------|-----------------------|-----------------------|------|
| Supply Voltage      | 0                     | 13.3                  | V    |
| Input Voltage Range | -V <sub>s</sub> -0.5V | +V <sub>s</sub> +0.5V | V    |

# **Reliability Information**

| Parameter                         | Min. | Тур. | Max. | Unit |
|-----------------------------------|------|------|------|------|
| Junction Temperature              |      |      | 150  | °C   |
| Storage Temperature Range         | -65  |      | 150  | °C   |
| Lead Temperature (Soldering, 10s) |      |      | 300  | °C   |
| Thermal Resistance                | ·    |      |      |      |
| 8-Lead SOIC(1)                    |      | 155  |      | °C/W |
| 8-Lead MSOP <sup>(1)</sup>        |      | 246  |      | °C/W |
| 5-Lead SOT23 <sup>(1)</sup>       |      | 296  |      | °C/W |
| 14-Lead TSSOP <sup>(1)</sup>      |      | 140  |      | °C/W |
| 14-Lead SOIC(1)                   |      | 128  |      | °C/W |

#### Notes:

### **ESD Protection**

| Product                    | FHP   | FHP3130 |       | FHP3230 |      | FHP3430 |  |
|----------------------------|-------|---------|-------|---------|------|---------|--|
| Package                    | SOT23 | SOIC    | SOIC  | MSOP    | SOIC | TSSOP   |  |
| Human Body Model (HBM)     | 3.5kV | >4kV    | 3.5kV | 3.5kV   | 3kV  | 5kV     |  |
| Charged Device Model (CDM) | >2kV  | >2kV    | 2kV   | 1.5kV   | 2kV  | 1.5kV   |  |

# **Recommended Operating Conditions**

| Parameter                   | Min. | Тур. | Max. | Unit |
|-----------------------------|------|------|------|------|
| Operating Temperature Range | -40  |      | +85  | °C   |
| Supply Voltage Range        | 2.7  |      | 12   | V    |

<sup>1.</sup> Package thermal resistance  $(\theta_{JA})$ , JDEC standard, multi-layer test boards, still air.

# **Electrical Characteristics at +3V**

 $\rm T_A$  = 25°C,  $\rm V_S$  = 3V,  $\rm R_L$  = 2k $\Omega$  to  $\rm V_S/2,~G$  = 2,  $\rm R_f$  =  $\rm R_g$  =1k $\Omega$ ; unless otherwise noted.

| Symbol                          | Parameter                    | Conditions                                               | Min. | Тур.            | Max. | Units  |
|---------------------------------|------------------------------|----------------------------------------------------------|------|-----------------|------|--------|
| Frequency [                     | Domain Response              |                                                          |      |                 |      |        |
| UGBW                            | -3dB Bandwidth               | $G = +1, V_{OUT} = 0.2V_{pp}$                            |      | 160             |      | MHz    |
| BW <sub>ss</sub>                | -3dB Bandwidth               | $G = +2, V_{OUT} = 0.2V_{pp}$                            |      | 50              |      | MHz    |
| BW <sub>Ls</sub>                | Full Power Bandwidth         | $G = +2$ , $V_{OUT} = 1V_{pp}$                           |      | 45              |      | MHz    |
| BW <sub>0.1dBss</sub>           | 0.1dB Bandwidth              | $G = +2$ , $R_L = 150kΩ$ , $V_{OUT} = 0.2V_{pp}$         |      | 11.5            |      | MHz    |
| GBWP                            | Gain Bandwidth Product       | $G = +6, V_{OUT} = 0.2V_{pp}$                            |      | 60              |      | MHz    |
| Time Domai                      | n Response                   |                                                          |      |                 |      |        |
| t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time           | V <sub>OUT</sub> = 0.2V step                             |      | 12              |      | ns     |
| t <sub>S</sub>                  | Settling Time to 0.1%        | V <sub>OUT</sub> = 2V step                               |      | 90              |      | ns     |
| OS                              | Overshoot                    | V <sub>OUT</sub> = 0.2V step                             |      | 1               |      | %      |
| SR                              | Slew Rate                    | V <sub>OUT</sub> = 2V step, G = -1                       |      | 90              |      | V/µs   |
| Distortion/N                    | loise Response               | -                                                        |      |                 |      |        |
| HD2                             | 2nd Harmonic Distortion      | $V_{OUT} = 1V_{pp}$ , 5MHz                               |      | 50              |      | dBc    |
| HD3                             | 3rd Harmonic Distortion      | $V_{OUT} = 1V_{pp}, 5MHz$                                |      | 50              |      | dBc    |
| THD                             | Total Harmonic Distortion    | $V_{OUT} = 2V_{pp}$ , 5MHz, $R_L = 100\Omega$ , $G = -1$ |      | 50              |      | dB     |
| e <sub>n</sub>                  | Input Voltage Noise          | > 100kHz                                                 |      | 17              |      | nV/√Hz |
| X <sub>TALK</sub>               | Crosstalk                    | FHP3230, FHP3430 at 1MHz                                 |      | 62              |      | dB     |
| DC Perform                      | ance                         |                                                          |      |                 |      |        |
| V <sub>IO</sub>                 | Input Offset Voltage         |                                                          |      | 1               |      | mV     |
| dV <sub>IO</sub>                | Average Drift                |                                                          |      | 5               |      | μV/°C  |
| I <sub>b</sub>                  | Input Bias Current           |                                                          |      | -1.8            |      | μA     |
| dl <sub>b</sub>                 | Average Drift                |                                                          |      | 4               |      | nA/°C  |
| I <sub>IO</sub>                 | Input Offset Current         |                                                          |      | 0.01            |      | μA     |
| PSRR                            | Power Supply Rejection Ratio | DC                                                       |      | 100             |      | dB     |
| A <sub>OL</sub>                 | Open-Loop Gain               | DC, $R_L = 150\Omega$                                    |      | 100             |      | dB     |
| I <sub>S</sub>                  | Supply Current per Amplifier |                                                          |      | 2.5             |      | mA     |
| Input Chara                     | cteristics                   |                                                          |      |                 |      |        |
| R <sub>IN</sub>                 | Input Resistance             |                                                          |      | 500             |      | kΩ     |
| C <sub>IN</sub>                 | Input Capacitance            |                                                          |      | <1.5            |      | pF     |
| CMIR                            | Input Common Mode V Range    |                                                          |      | -0.3 to 2       |      | V      |
| CMRR                            | Common Mode Rejection Ratio  | DC, $V_{CM} = 0V \text{ to } V_{s} - 1.5$                |      | 95              |      | dB     |
| Output Chai                     | racteristics                 |                                                          |      | ,               |      |        |
| V <sub>OUT</sub>                | Output Voltage Swing         | $R_L = 2k\Omega$ to $V_s/2$ , $G = -1$                   |      | 0.05 to<br>2.95 |      | V      |
|                                 |                              | RL = $150\Omega$ to $V_s/2$ , G = -1                     |      | 0.1 to 2.9      |      | V      |
| I <sub>OUT</sub>                | Linear Output Current        |                                                          |      | ±100            |      | mA     |
| I <sub>SC</sub>                 | Short-Circuit Output Current | $V_{OUT} = V_s/2$                                        |      | ±120            |      | mA     |

# **Electrical Characteristics at +5V**

 $\rm T_A$  = 25°C,  $\rm V_S$  = 5V,  $\rm R_L$  = 2k $\Omega$  to  $\rm V_S/2, \, G$  = 2,  $\rm R_f$  =  $\rm R_g$  =1k $\Omega$ ; unless otherwise noted.

| Symbol                          | Parameter                    | Conditions                                                                              | Min. | Тур.            | Max. | Units  |
|---------------------------------|------------------------------|-----------------------------------------------------------------------------------------|------|-----------------|------|--------|
| Frequency [                     | Domain Response              |                                                                                         |      |                 |      |        |
| UGBW                            | -3dB Bandwidth               | $G = +1, V_{OUT} = 0.2V_{pp}$                                                           |      | 165             |      | MHz    |
| BW <sub>ss</sub>                | -3dB Bandwidth               | $G = +2, V_{OUT} = 0.2V_{pp}$                                                           |      | 50              |      | MHz    |
| $BW_Ls$                         | Full Power Bandwidth         | $G = +2$ , $V_{OUT} = 2V_{pp}$                                                          |      | 30              |      | MHz    |
| BW <sub>0.1dBss</sub>           | 0.1dB Bandwidth              | $G = +2$ , $R_L = 150kΩ$ ,<br>$V_{OUT} = 0.2V_{pp}$                                     |      | 18              |      | MHz    |
| GBWP                            | Gain Bandwidth Product       | G = +6, VOUT = 0.2V <sub>pp</sub>                                                       |      | 60              |      | MHz    |
| Time Domai                      | n Response                   |                                                                                         |      |                 |      |        |
| t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time           | V <sub>OUT</sub> = 0.2V step                                                            |      | 12              |      | ns     |
| t <sub>S</sub>                  | Settling Time to 0.1%        | V <sub>OUT</sub> = 2V step                                                              |      | 90              |      | ns     |
| OS                              | Overshoot                    | V <sub>OUT</sub> = 0.2V step                                                            |      | 1               |      | %      |
| SR                              | Slew Rate                    | V <sub>OUT</sub> = 2V step, G = -1                                                      |      | 105             |      | V/µs   |
| Distortion / I                  | Noise Response               |                                                                                         |      |                 |      |        |
| HD2                             | 2nd Harmonic Distortion      | $V_{OUT} = 2V_{pp}$ , 5MHz                                                              |      | 56              |      | dBc    |
| HD3                             | 3rd Harmonic Distortion      | $V_{OUT} = 2V_{pp}, 5MHz$                                                               |      | 65              |      | dBc    |
| THD                             | Total Harmonic Distortion    | $V_{OUT} = 2V_{pp}, 5MHz$                                                               |      | 55              |      | dB     |
| e <sub>n</sub>                  | Input Voltage Noise          | > 100kHz                                                                                |      | 17              |      | nV/√Hz |
| X <sub>TALK</sub>               | Crosstalk                    | FHP3230, FHP3430 at 1MHz                                                                |      | 62              |      | dB     |
| DG                              | Differential Gain            | NTSC (3.58MHz), $R_L = 150\Omega$ ,<br>AC-coupled into 220 $\mu$ F,<br>$V_S = \pm 2.5V$ |      | 0.02            |      | %      |
| DP                              | Differential Phase           | NTSC (3.58MHz), $R_L = 150\Omega$ ,<br>AC-coupled into 220 $\mu$ F,<br>$V_S = \pm 2.5V$ |      | 0.04            |      | ۰      |
| DC Perform                      | ance                         |                                                                                         |      | '               |      |        |
| V <sub>IO</sub>                 | Input Offset Voltage         |                                                                                         |      | 1               |      | mV     |
| dV <sub>IO</sub>                | Average Drift                |                                                                                         |      | 5               |      | μV/°C  |
| I <sub>b</sub>                  | Input Bias Current           |                                                                                         |      | -1.8            |      | μA     |
| dl <sub>b</sub>                 | Average Drift                |                                                                                         |      | 4               |      | nA/°C  |
| I <sub>IO</sub>                 | Input Offset Current         |                                                                                         |      | 0.01            |      | μA     |
| PSRR                            | Power Supply Rejection Ratio | DC                                                                                      |      | 100             |      | dB     |
| A <sub>OL</sub>                 | Open-Loop Gain               | DC, $R_L = 150\Omega$                                                                   |      | 100             |      | dB     |
| I <sub>S</sub>                  | Supply Current per Amplifer  | -, <u>_</u>                                                                             |      | 2.5             |      | mA     |
| Input Chara                     |                              |                                                                                         |      |                 |      | I      |
| R <sub>IN</sub>                 | Input Resistance             |                                                                                         |      | 500             |      | kΩ     |
| C <sub>IN</sub>                 | Input Capacitance            |                                                                                         |      | <1.5            |      | pF     |
| CMIR                            | Input Common Mode V Range    |                                                                                         |      | -0.3 to 4       |      | V      |
| CMRR                            | Common Mode Rejection Ratio  | DC, V <sub>CM</sub> = 0V to V <sub>s</sub> - 1.5                                        |      | 95              |      | dB     |
| Output Char                     |                              | - / Olvi                                                                                |      | 1               |      | 1      |
| V <sub>OUT</sub>                | Output Voltage Swing         | $R_L = 2k\Omega$ to $V_s/2$                                                             |      | 0.05 to<br>4.95 |      | V      |
| 1001                            | - Sapat Voltago Ownig        | $R_L = 150\Omega$ to $V_s/2$                                                            |      | 0.1 to 4.9      |      | V      |
| I <sub>OUT</sub>                | Linear Output Current        | _                                                                                       |      | ±100            |      | mA     |
| I <sub>SC</sub>                 | Short-Circuit Output Current | $V_{OUT} = V_s/2$                                                                       |      | ±120            |      | mA     |

# **Electrical Characteristics at ±5V**

 $\rm T_A$  = 25°C,  $\rm V_S$  = ±5V,  $\rm R_L$  = 2k $\Omega$  to GND, G = 2,  $\rm R_f$  =  $\rm R_g$  =1k $\Omega$ ; unless otherwise noted.

| Symbol                          | Parameter                                  | Conditions                                                            | Min.  | Тур.    | Max. | Units  |
|---------------------------------|--------------------------------------------|-----------------------------------------------------------------------|-------|---------|------|--------|
| Frequency [                     | Domain Response                            |                                                                       |       |         |      |        |
| UGBW                            | -3dB Bandwidth                             | $G = +1, V_{OUT} = 0.2V_{pp}$                                         |       | 170     |      | MHz    |
| $BW_{ss}$                       | -3dB Bandwidth                             | $G = +2, V_{OUT} = 0.2V_{pp}$                                         |       | 50      |      | MHz    |
| BWLs                            | Full Power Bandwidth                       | $G = +2$ , $V_{OUT} = 2V_{pp}$                                        |       | 30      |      | MHz    |
| BW <sub>0.1dBss</sub>           | 0.1dB Bandwidth                            | $G = +2$ , $R_L = 150Ω$ , $V_{OUT} = 0.2V_{pp}$                       |       | 10      |      | MHz    |
| GBWP                            | Gain Bandwidth Product                     | $G = +6, V_{OUT} = 0.2V_{pp}$                                         |       | 60      |      | MHz    |
| Time Domai                      | n Response                                 |                                                                       |       | •       |      |        |
| t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time                         | V <sub>OUT</sub> = 0.2V step                                          |       | 12      |      | ns     |
| t <sub>S</sub>                  | Settling Time to 0.1%                      | V <sub>OUT</sub> = 2V step                                            |       | 90      |      | ns     |
| OS                              | Overshoot                                  | V <sub>OUT</sub> = 0.2V step                                          |       | 1       |      | %      |
| SR                              | Slew Rate                                  | V <sub>OUT</sub> = 2V step, G = -1                                    |       | 110     |      | V/µs   |
| Distortion/N                    | loise Response                             |                                                                       |       |         |      |        |
| HD2                             | 2nd Harmonic Distortion                    | $V_{OUT} = 2V_{pp}$ , 5MHz                                            |       | 65      |      | dBc    |
| HD3                             | 3rd Harmonic Distortion                    | $V_{OUT} = 2V_{pp}$ , 5MHz                                            |       | 65      |      | dBc    |
| THD                             | Total Harmonic Distortion                  | $V_{OUT} = 2V_{pp}$ , 5MHz                                            |       | 54      |      | dB     |
| e <sub>n</sub>                  | Input Voltage Noise                        | > 100kHz                                                              |       | 17      |      | nV/√Hz |
| X <sub>TALK</sub>               | Crosstalk                                  | FHP3230, FHP3430 at 1MHz                                              |       | 62      |      | dB     |
| DG                              | Differential Gain                          | NTSC (3.58MHz),<br>$R_L = 150\Omega$ , AC-coupled<br>into 220 $\mu$ F |       | 0.008   |      | %      |
| DP                              | Differential Phase                         | NTSC (3.58MHz),<br>$R_L = 150\Omega$ , AC-coupled<br>into 220 $\mu$ F |       | 0.01    |      | 0      |
| DC Performa                     | ance                                       |                                                                       |       |         |      |        |
| V <sub>IO</sub>                 | Input Offset Voltage(1)                    |                                                                       | -6    | 1       | 6    | mV     |
| dV <sub>IO</sub>                | Average Drift                              |                                                                       |       | 5       |      | μV/°C  |
| I <sub>b</sub>                  | Input Bias Current(1)                      |                                                                       | -4    | -1.8    |      | μA     |
| dl <sub>b</sub>                 | Average Drift                              |                                                                       |       | 4       |      | nA/°C  |
| I <sub>IO</sub>                 | Input Offset Current(1)                    |                                                                       | -0.8  | 0.01    | 0.8  | μΑ     |
| PSRR                            | Power Supply Rejection Ratio(2)            | DC                                                                    | 80    | 100     |      | dB     |
| A <sub>OL</sub>                 | Open-Loop Gain <sup>(2)</sup>              | DC, $R_L = 150\Omega$                                                 | 80    | 100     |      | dB     |
| Is                              | Supply Current per Amplifier(1)            |                                                                       |       | 2.5     | 3.5  | mA     |
| Input Charac                    |                                            | -                                                                     |       |         |      |        |
| R <sub>IN</sub>                 | Input Resistance                           |                                                                       |       | 500     |      | kΩ     |
| C <sub>IN</sub>                 | Input Capacitance                          |                                                                       |       | <1.5    |      | pF     |
| CMIR                            | Input Common Mode V Range                  |                                                                       |       | -5 to 4 |      | V      |
| CMRR                            | Common Mode Rejection Ratio <sup>(2)</sup> | DC, V <sub>CM</sub> = -5V to 3.5V                                     | 75    | 100     |      | dB     |
| Output Char                     | racteristics                               | <del>-</del> ···                                                      |       |         |      | 1      |
| •                               |                                            | $R_1 = 2k\Omega$                                                      |       | ±4.95   |      | V      |
| $V_{OUT}$                       | Output Voltage Swing                       | $R_{\rm L} = 150\Omega^{(1)}$                                         | -4.65 | ±4.7    | 4.65 | V      |
| I <sub>OUT</sub>                | Linear Output Current                      | _                                                                     |       | ±100    |      | mA     |
| I <sub>SC</sub>                 | Short-Circuit Output Current               | V <sub>OUT</sub> = 0V                                                 |       | ±120    |      | mA     |

### Notes:

<sup>1. 100%</sup> tested at 25°C

<sup>2.</sup> Min/max guaranteed by design/characterization.

# **Typical Performance Characteristics**



Figure 1. Non-Inverting Freq. Response (±5V)



Figure 2. Inverting Freq. Response (±5V)



Figure 3. Non-Inverting Freq. Response (+5V)



Figure 4. Inverting Freq. Response (+5V)



Figure 5. Non-Inverting Freq. Response (+3V)



Figure 6. Inverting Freq. Response (+3V)



Figure 7. Frequency Response vs. C<sub>L</sub> (+3V)



Figure 8. Frequency Response vs. R<sub>L</sub> (+3V)



Figure 9. Large Signal Freq. Response (±5V)



Figure 10. Gain Flatness



Figure 11. HD2 vs. R<sub>L</sub> (+3V)



Figure 12. HD2 vs. R<sub>L</sub> (+3V)



Figure 13. HD2 vs. V<sub>OUT</sub> (+5V)



Figure 15. CMMR vs. Frequency



Figure 17. Open-Loop Gain and Phase



Figure 14. HD3 vs. V<sub>OUT</sub> (+5V)



Figure 16. PSRR vs. Frequency



Figure 18. Output Swing vs. Load (+3V)



Figure 19. Input Voltage Noise (+3V)



Figure 20. Crosstalk vs. Frequency (+3V)



Figure 21. Pulse Resp. vs. Common Mode Voltage



Figure 22. Large Signal Pulse Response (+3V)



Figure 23. Large Signal Pulse Response (+5V)



Figure 24. Large Signal Pulse Response (±5V)





Figure 25. Differential Gain and Phase (±2.5)

Figure 26. Differential Gain and Phase (±5)

# **Application Information**

### **Driving Capacitive Loads**

The FREQUENCY RESPONSE VS.  $C_L$  plot in Figure 7, illustrates the response of the FHP3230 Family. A small series resistance ( $R_s$ ) at the output of the amplifier, illustrated in Figure 27, improves stability and settling performance.  $R_s$  values in the FREQUENCY RESPONSE VS.  $C_L$  plot were chosen to achieve maximum bandwidth with less than 1dB of peaking. For maximum flatness, use a larger  $R_s$ .



Figure 27. Typical Topology for Driving Capactive Loads

### **Power Dissipation**

The maximum internal power dissipation allowed is directly related to the maximum junction temperature. If the maximum junction temperature exceeds 150°C for an extended time, device failure may occur.

The FHP3130, FHP3230, and FHP3430 are short-circuit protected; however, this may not guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. RMS Power Dissipation can be calculated using the following equation:

Power Dissipation = 
$$I_s * (V_s + - V_s -) + (V_s + - V_{O(RMS)}) * I_{OUT(RMS)}$$

where  $I_s$  is the supply current,  $V_{s+}$  is the positive supply pin voltage,  $V_{o(RMS)}$  is the RMS output voltage, and  $I_{OUT(RMS)}$  is the RMS output current delivered to the load.

Follow the maximum power derating curves shown in Figure 28 below to ensure proper operation.



Figure 28. Maximum Power Derating

### **Overdrive Recovery**

For an amplifier, an overdrive condition occurs when the output and/or input ranges are exceeded. The recovery time varies based on whether the input or output is overdriven and by how much the ranges are exceeded. The FHP3130/3230/3430 typically recovers in less than 50ns from an overdrive condition. Figure 29 shows the FHP3230 in an overdriven condition.



Figure 29. Overdrive Recovery

### **Composite Video Summer**

The bandwidth and differential gain/phase performance of the FHP3130/3230/3430 amplifiers make them well suited for video applications. Figure 30 shows a typical Composite Video Summer. The high output current capability allows for driving multiple video loads. Figure 31 shows the resulting differential gain/phase of this three-amplifier configuration driving four video loads, or  $37.5\Omega$ .



Figure 30. Typical Composite Video Summer



Figure 31. DG/DP of CV Summer Driving Four Video Loads

# **Layout Considerations**

General layout and supply bypassing play major roles in high-frequency performance. Fairchild has evaluation boards to guide high-frequency layout and aid device testing and characterization. Follow the guidelines below as a basis for high-frequency layout:

- Include 6.8µF and 0.01µF ceramic capacitors.
- Place the 6.8µF capacitor within 0.75 inches of the power pin.
- Place the 0.01µF capacitor within 0.1 inches of the power pin.
- Remove the ground plane under and around the part, especially near the input and output pins, to reduce parasitic capacitance.
- Minimize all trace lengths to reduce series inductances.

Refer to the evaluation board layouts shown below for more information.

# **Evaluation Board Information**

The following evaluation boards are available to aid testing and layout of these devices:

| Evaluation<br>Board | Products       |
|---------------------|----------------|
| KEB002              | FHP3130IS5X    |
| KEB003              | FHP3130IM8X    |
| KEB010              | FHP3230IMU8X   |
| KEB006              | FHP3230IM8X    |
| KEB012              | FHP3430IMTC14X |
| KEB018              | FHP3430IM14X   |

#### **Evalutaion Board Schematics**

Evaluation board schematics and layouts are shown in Figures 32-46. These evaluation boards are built for dual-supply operation. Follow these steps to use the board in a single-supply application:

- 1. Short -V<sub>s</sub> to ground.
- 2. Use C3 and C4 if the - $V_{\rm S}$  pin of the amplifier is not directly connected to the ground plane.



Figure 32. FHP3130 KEB002/KEB003 Schematic



Figure 33. FHP3130 KEB002 (Top-side)



Figure 34. FHP3130 KEB002 (Bottom-side)



Figure 35. FHP3130 KEB003 (Top-side)



Figure 36. FHP3130 KEB003 (Bottom-side)



Figure 37. FHP3230 KEB006/KEB010 Schematic



Figure 38. FHP3230 KEB006 (Top-side)



Figure 39. FHP3230 KEB006 (Bottom-side)



Figure 40. FHP3230 KEB010 (Top-side)



Figure 41. FHP3230 KEB010 (Bottom-side)



Figure 42. FHP3430 KEB012/KEB018 Schematic



Figure 43. FHP3430 KEB012 (Top-side)



Figure 44. FHP3430 KEB012 (Bottom-side)



Figure 45. FHP3430 KEB018 (Top-side)



Figure 46. FHP3430 KEB018 (Bottom-side)



Figure 47. SOIC-8 Package



Figure 48. MSOP-8 Package







NOTES: UNLESS OTHERWISE SPECIFIED

- THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C, DATED MAY 1990.
- ALL DIMENSIONS ARE IN MILLIMETERS.
  DIMENSIONS DO NOT INCLUDE MOLD
  FLASH OR BURRS.

Figure 49. SOIC-14 Package





LAND PATTERN RECOMMENDATION





#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ABREF NOTE 6, DATED 7/93
- B. DIMENSIONS ARE IN MILLIMETERS
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS
- D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982

MTC14revD



Figure 50. TSSOP-14 Package





| SYMBOL | MIN      | MAX  |  |
|--------|----------|------|--|
| Α      | 0.90     | 1.45 |  |
| A1     | 0.00     | 0.15 |  |
| A2     | 0.90     | 1.30 |  |
| b      | 0.25     | 0.50 |  |
| С      | 0.09     | 0.20 |  |
| D      | 2.80     | 3.10 |  |
| E      | 2.60     | 3.00 |  |
| E1     | 1.50     | 1.75 |  |
| L      | 0.35     | 0.55 |  |
| е      | 0.95 ref |      |  |
| e1     | 1.90 ref |      |  |
| α      | 0°       | 10°  |  |



#### NOTE:

- 1. All dimensions are in millimeters.

  Poot length measured reference to flat foot surface parallel to DATUM 'A' and lead surface.

  Package outline exclusive of mold flash & metal burr.

- Package outline inclusive of solder plating.
   Comply to EIAJ SC74A.
   Package ST 0003 REV A supercedes SOT-D-2005 REV C.

Figure 51. SOT23-5 Package

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx <sup>TM</sup> ActiveArray <sup>TM</sup> Bottomless <sup>TM</sup> Build it Now <sup>TM</sup> CoolFET <sup>TM</sup> CROSSVOLT <sup>TM</sup> DOME <sup>TM</sup> EcoSPARK <sup>TM</sup> E <sup>2</sup> CMOS <sup>TM</sup> EnSigna <sup>TM</sup> FACT <sup>TM</sup> FAST <sup>®</sup> FASTr <sup>TM</sup> FPSTM FREETTM | FACT Quiet Series™ GlobalOptoisolator™ GTO™ HiSeC™ I²C™ i-Lo™ ImpliedDisconnect™ IntelliMAX™ ISOPLANAR™ LittleFET™ MICROCOUPLER™ MicroFET™ MicroPak™ MICROWIRE™ MSX™ | OCX™ OCXPro™ OCXPro™ OPTOLOGIC® OPTOPLANAR™ PACMAN™ POP™ Power247™ PowerEdge™ PowerSaver™ PowerTrench® QFET® QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ | SILENT SWITCHER® SMART START™ SPM™ SPM™ Stealth™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ TCM™ TinyBoost™ TinyBuck™ TinyPWM™ TinyPower™ TinyPower™ TinyLogic® |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIMET                                                                                                                                                                                                                                                                                                                   | MSXPro™                                                                                                                                                              | RapidConnect <sup>™</sup>                                                                                                                                          | TINYOPTO™                                                                                                                                                                   |
| Across the board. Around the world. <sup>™</sup> The Power Franchise <sup>®</sup> Programmable Active Droop <sup>™</sup>                                                                                                                                                                                                |                                                                                                                                                                      | μSerDes™<br>ScalarPump™                                                                                                                                            | TruTranslation™<br>UHC™                                                                                                                                                     |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

 A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

UniFET™ UltraFET<sup>®</sup> VCX™ Wire™

## PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                   |
|--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                           |
| Preliminary              | First Production       | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                       |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                          |

Rev. I20